This errata sheet describes both the known functional problems and any deviations from the electrical specifications known at the release date of this document.

Each deviation is assigned a number and its history is tracked in a table at the end of the document.
Revision history

<table>
<thead>
<tr>
<th>Rev</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
</table>
| 08  | 20100401   | • The format of this errata sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors.  
• Added Ethernet.4 |
| 07  | 20100122   | • Added VBAT.2                                                              |
| 06  | 20090512   | • Added Rev D                                                               |
| 05  | 20080602   | • Added Errata Note.1                                                       |
| 04  | 20080408   | • Added VBAT.1                                                              |
| 03  | 20070921   | • Added Rev B                                                               |
|     |            | • Removed Rev A from ESD.1. ESD.1 does not appear in Rev A. It was accidentally listed in version 1.3 |
| 02  | 20070807   | • Re-added EMC.1. While releasing version 1.3, EMC.1 was accidentally deleted. |
| 01  | 20070720   | • Added Ethernet.3                                                          |
|     |            | • Added Deep power-down.1                                                   |
|     |            | • Updated Flash.1                                                           |
|     |            | • Updated Ethernet.1                                                        |

Contact information

For more information, please visit: [http://www.nxp.com](http://www.nxp.com)

For sales office addresses, please send an email to: [salesaddresses@nxp.com](mailto:salesaddresses@nxp.com)
1. Product identification

The LPC2378 devices typically have the following top-side marking:

LPC2378xxx
xxxxxxx
xxYYWWR[x]

The last/second to last letter in the third line (field ‘R’) will identify the device revision. This Errata Sheet covers the following revisions of the LPC2378:

Table 1. Device revision table

<table>
<thead>
<tr>
<th>Revision identifier (R)</th>
<th>Revision description</th>
</tr>
</thead>
<tbody>
<tr>
<td>‘-’</td>
<td>Initial device revision</td>
</tr>
<tr>
<td>‘A’</td>
<td>Second device revision</td>
</tr>
<tr>
<td>‘B’</td>
<td>Third device revision</td>
</tr>
<tr>
<td>‘D’</td>
<td>Fourth device revision</td>
</tr>
</tbody>
</table>

Field ‘YY’ states the year the device was manufactured. Field ‘WW’ states the week the device was manufactured during that year.

2. Errata overview

Table 2. Functional problems table

<table>
<thead>
<tr>
<th>Functional problems</th>
<th>Short description</th>
<th>Revision identifier</th>
<th>Detailed description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ethernet.4</td>
<td>Ethernet TxConsumeIndex register does not update correctly after the first frame is sent</td>
<td>‘-’, ‘A’, ‘B’, ‘D’</td>
<td>Section 3.1 on page 5</td>
</tr>
<tr>
<td>ADC.1</td>
<td>ADDRx read conflicts with hardware setting of DONE bit</td>
<td>‘-’</td>
<td>Section 3.2 on page 5</td>
</tr>
<tr>
<td>Ethernet.1</td>
<td>Setting up the Ethernet interface in RMII mode</td>
<td>‘-’</td>
<td>Section 3.3 on page 6</td>
</tr>
<tr>
<td>Ethernet.2</td>
<td>Ethernet SRAM disabled</td>
<td>‘-’</td>
<td>Section 3.4 on page 7</td>
</tr>
<tr>
<td>Ethernet.3</td>
<td>RxDescriptor number cannot be greater than 4</td>
<td>‘-’</td>
<td>Section 3.5 on page 7</td>
</tr>
<tr>
<td>I2S.1</td>
<td>I2S DMA can stall</td>
<td>‘-’</td>
<td>Section 3.6 on page 7</td>
</tr>
<tr>
<td>PLL.1</td>
<td>PLL output is limited to 290 MHz</td>
<td>‘-’</td>
<td>Section 3.7 on page 8</td>
</tr>
<tr>
<td>SRAM.1</td>
<td>16 kB SRAM can not be used for code execution</td>
<td>‘-’</td>
<td>Section 3.8 on page 8</td>
</tr>
<tr>
<td>USB.1</td>
<td>USB_NEED_CLK is always asserted</td>
<td>‘-’</td>
<td>Section 3.9 on page 9</td>
</tr>
<tr>
<td>USB.2</td>
<td>U1CONNECT is not functional</td>
<td>‘-’</td>
<td>Section 3.10 on page 9</td>
</tr>
<tr>
<td>USB.3</td>
<td>VBUS status input is not functional</td>
<td>‘-’</td>
<td>Section 3.11 on page 9</td>
</tr>
<tr>
<td>WDT.1</td>
<td>Accessing non-Watchdog APB registers in the middle of the feed sequence causes a reset</td>
<td>‘-’</td>
<td>Section 3.12 on page 10</td>
</tr>
<tr>
<td>EMC.1</td>
<td>Write operation cannot be performed on the external memory bus</td>
<td>‘-’</td>
<td>Section 3.13 on page 10</td>
</tr>
<tr>
<td>Flash.1</td>
<td>Operating speed out of on-chip flash is restricted</td>
<td>‘-’, ‘A’</td>
<td>Section 3.15 on page 11</td>
</tr>
<tr>
<td>MAM.1</td>
<td>Code execution failure can occur with MAM Mode 2</td>
<td>‘-’, ‘A’</td>
<td>Section 3.16 on page 12</td>
</tr>
</tbody>
</table>
### Table 2. Functional problems table …continued

<table>
<thead>
<tr>
<th>Functional problems</th>
<th>Short description</th>
<th>Revision identifier</th>
<th>Detailed description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CAN.1</td>
<td>Data overrun condition can lock the CAN controller</td>
<td>‘‘, ‘A’, ‘B’</td>
<td>Section 3.17 on page 12</td>
</tr>
<tr>
<td>Deep power-down.1</td>
<td>Deep power-down mode is not functional</td>
<td>‘‘, ‘A’, ‘B’</td>
<td>Section 3.18 on page 13</td>
</tr>
<tr>
<td>VBAT.1</td>
<td>Increased power consumption on VBAT when VBAT is</td>
<td>‘‘, ‘A’, ‘B’</td>
<td>Section 3.19 on page 13</td>
</tr>
<tr>
<td></td>
<td>powered before the 3.3 V supply used by rest of device</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VBAT.2</td>
<td>The VBAT pin cannot be left floating</td>
<td>‘‘, ‘A’, ‘B’</td>
<td>Section 3.20 on page 13</td>
</tr>
</tbody>
</table>

### Table 3. AC/DC deviations table

<table>
<thead>
<tr>
<th>AC/DC deviations</th>
<th>Short description</th>
<th>Product version(s)</th>
<th>Detailed description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ESD.1</td>
<td>2 kV ESD requirements are not met on the RTCX1 pin</td>
<td>‘‘</td>
<td>Section 4.1 on page 14</td>
</tr>
</tbody>
</table>

### Table 4. Errata notes table

<table>
<thead>
<tr>
<th>Errata notes</th>
<th>Short description</th>
<th>Revision identifier</th>
<th>Detailed description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Note.1</td>
<td>When the input voltage is $V_i \geq V_{DD\ I/O} + 0.5$ V on each of the following port pins P0.23, P0.24, P0.25, P0.26, P1.30, P1.31, P0.12, and P0.13 (configured as general purpose input pin(s)), current must be limited to less than 4 mA by using a series limiting resistor.</td>
<td>‘‘, ‘A’, ‘B’, ‘D’</td>
<td>Section 5.1 on page 14</td>
</tr>
</tbody>
</table>
3. Functional problems detail

3.1 Ethernet.4: Ethernet TxConsumeIndex register does not update correctly after the first frame is sent

Introduction:
The transmit consume index register defines the descriptor that is going to be transmitted next by the hardware transmit process. After a frame has been transmitted hardware increments the index, wrapping the value to 0 once the value of TxDescriptorNumber has been reached. If the TxConsumeIndex equals TxProduceIndex the descriptor array is empty and the transmit channel will stop transmitting until software produces new descriptors.

Problem:
The TxConsumeIndex register is not updated correctly (from 0 to 1) after the first frame is sent. After the next frame sent, the TxConsumeIndex register is updated by two (from 0 to 2). This only happens the very first time, so subsequent updates are correct (even those from 0 to 1, after wrapping the value to 0 once the value of TxDescriptorNumber has been reached)

Work-around:
Software can correct this situation in many ways; for example, sending a dummy frame after initialization.

3.2 ADC.1: ADDRx read conflicts with hardware setting of the DONE bit

Introduction:
The LPC2378 has a 10-bit ADC, which can be used to measure analog signals and convert the signals into a 10-bit digital result. There are eight A/D channels and each channel has its own individual A/D Data Register (ADDR0 to ADDR7). The A/D Data Register holds the result when an A/D conversion is complete, and also includes the flags that indicate when a conversion has been completed (DONE bit) and when a conversion overrun has occurred. The DONE bit is cleared when the respective A/D Data Register is read.

Problem:
If a software read of ADDRx conflicts with the hardware setting of the DONE bit in the same register (once a conversion is completed) then the DONE bit gets cleared automatically, thereby clearing the indication that a conversion was completed.

Work-around:
For software controlled mode or burst mode with only one channel selected, the DONE bit in the A/D Global Data Register (located at 0xE003 4004) can be used instead of the individual ADDRx result register with no impact on performance.

For burst mode with multiple channels selected, the DONE bit together with the CHN field in the A/D Global Data Register can be used with some impact on throughput.
3.3 Ethernet.1: Setting up the Ethernet interface in RMII mode

Introduction:
The LPC2378 has an Ethernet interface, which can be interfaced with an off-chip PHY using the RMII interface.

Problem:
The default configuration of the device does not enable the RMII interface.

Work-around:
To use the Ethernet interface in RMII mode write a 1 to bit 12 (P1.16) in PINSEL2 register (located at 0xE002 C008). This workaround only applies for Rev '-' devices and does not apply for Rev 'A' and newer devices. In order to have both Rev '-' and other revisions coexist in the same piece of software, the MAC module ID can be used to identify the part and determine if port pin P1.6 needs to be set or not.

Here are the steps (along with some sample code) to initialize the MAC based on the module ID:

1. In master header file lLPC24xx.h, make sure Module ID is defined (Please note, this ID register is not documented in the User's Manual).
   ```
   #define MAC_BASE_ADDR 0xFFE00000
   #define MAC_MODULEID (*(volatile unsigned long *)(MAC_BASE_ADDR + 0xFFC)) /*
   Module ID reg [R0] */
   ```

2. In the beginning of the MAC initialization file, add below definition:
   ```
   #define OLD_EMAC_MODULE_ID 0x3902 << 16) | 0x2000)
   ```

3. In MAC initialization routine, right after setting the EMAC clock in the PCONP register, add a few lines as below:
   ```
   /* Turn on the ethernet MAC clock in PCONP, bit 30 */
   regVal = PCONP;
   regVal |= PCONP_EMAC_CLOCK;
   PCONP = regVal;
   /*-----------------------------------
   * Write to PINSEL2/3 to select the PHY functions on P1[17:0]
   * P1.6, ENET-TX_CLK, has to be set for Rev '-' devices and it
   * must not be set for Rev 'A' and newer devices
   *-----------------------------------*/
   regVal = MAC_MODULEID;
   if ( regVal == OLD_EMAC_MODULE_ID )
   {
      /* On Rev. '-', MAC_MODULEID should be equal to
      OLD_EMAC_MODULE_ID, P1.6 should be set. */
      PINSEL2 = 0x50151105;
      /* selects P1[0,1,4,6,8,9,10,14,15] */
   } else
   { /* on rev. 'A', MAC_MODULEID should not equal to..."
3.4 Ethernet.2: Ethernet SRAM disabled

Introduction:
The LPC2378 has an Ethernet interface, which has a dedicated 16 kB SRAM.

Problem:
When the Ethernet block is disabled (in the PCONP register located at 0xE01F C0C4), the Ethernet SRAM is also disabled.

Work-around:
Enable the Ethernet block by setting the PCENET bit (bit no. 30) in the PCONP register. The Ethernet SRAM is now enabled.

3.5 Ethernet.3: Receive Status registers will not function correctly if RxDescriptor number is greater than 4

Introduction:
The Receive number of Descriptors register (RxDescriptor-0xFFE0 0110) defines the number of descriptors in the Descriptor array. Each receive descriptor element in the Descriptor array has an associated status field which consists of the HashCRC word and Status Information word.

Problem:
The status words are updated incorrectly if the number of Descriptors set in the Receive number of Descriptors register is greater than or equal to 5.

Work-around:
Define 4 or less in the Receive number of Descriptors register.

3.6 I2S.1: I²S DMA interface is non-operational

Introduction:
The LPC2378 has an I²S interface, which can be used for audio devices. The I²S interface was initially designed to operate with the general purpose DMA controller.

Problem:
The DMA controller cannot access the I²S interface.

Work-around:
No known workaround.
3.7 PLL.1: PLL output ($F_{CCO}$) is limited to 290 MHz

Introduction:
The PLL input, in the range of 32 KHz to 50 MHz, may initially be divided down by a value “N”, which may be in the range of 1 to 256. Following the PLL input divider is the PLL multiplier. This can multiply the input divider output through the use of a Current Controlled Oscillator (CCO) by a value “M”, in the range of 1 through 32768. The resulting frequency, $F_{CCO}$ must be in the range of 275 MHz to 550 MHz. This frequency can be divided down (using the Clock Divider registers) to get the desired clock frequencies for the core and peripherals.

Problem:
The maximum output of the CCO within the PLL block is limited to 290 MHz.

Work-around:
Care should be taken while programming the PLL so that $F_{CCO}$ resides in the desired range. The suggested setting is to use a 12 MHz external crystal. Use a PLL divider (N) of 1 and PLL multiplier (M) of 12. Putting the values in the equation:

$$F_{CCO} = \frac{2 \times M \times FIN}{N}$$

$F_{CCO} = 288$ MHz

The CPU Clock Configuration register (located at 0xE01F C104) can then be used to divide this frequency by 4 to produce the maximum CPU speed of 72 MHz (except on Rev ‘-’ and Rev ‘A’, see Flash.1).

3.8 SRAM.1: 16 kB SRAM cannot be used for code execution

Introduction:
The LPC2378 has 16 kB of SRAM on the AHB2 bus, which would generally be used by the Ethernet block.

Problem:
The 16 kB of SRAM can only be used as data RAM. Code can not be executed from this memory.

Work-around:
No known workaround.
3.9 **USB.1: USB_NEED_CLK is always asserted**

**Introduction:**
The USB_NEED_CLK signal is used to facilitate going into and waking up from chip Power Down mode. USB_NEED_CLK is asserted if any of the bits of the USBClkSt register are asserted.

**Problem:**
The USB_NEED_CLK bit of the USBIntSt register (located at 0xE01F C1C0) is always asserted, preventing the chip from entering Power Down mode when the USBWAKE bit is set in the INTWAKE register (located at 0xE01F C144).

**Work-around:**
After setting the PCUSB bit in PCONP (located at 0xE01F C0C4), write 0x1 to address 0xFFE0C008. The USB_NEED_CLK signal will now function correctly. Writing to address 0xFFE0C008 only needs to be done once after each chip reset.

3.10 **USB.2: U1CONNECT signal is not functional**

**Introduction:**
U1CONNECT Signal (alternate function of P2.9) is part of the SoftConnect USB feature, which is used to switch an external 1.5 KW resistor under the software control.

**Problem:**
The USB U1CONNECT alternate function does not work as expected.

**Work-around:**
Configure P2.9 as a GPIO pin, and use it to enable the pull-up resistor on the U1D+ pin.

3.11 **USB.3: V_BUS status input is not functional**

**Introduction:**
The V_BUS signal indicates the presence of USB bus power.

**Problem:**
The V_BUS status input is not functional.

**Work-around:**
Configure P1.30 as a GPIO pin, and poll it to determine when V_BUS goes to 0, signalling a disconnect event.
3.12 **WDT.1: Accessing non-Watchdog APB registers in the middle of the feed sequence causes a reset**

**Introduction:**
The Watchdog timer can reset the microcontroller within a reasonable amount of time if it enters an erroneous state.

**Problem:**
After writing 0xAA to WDFEED, any APB register access other than writing 0x55 to WDFEED may cause an immediate reset.

**Work-around:**
Avoid APB accesses in the middle of the feed sequence. This implies that interrupts and the GPDMA should be disabled while feeding the Watchdog.

3.13 **EMC.1: Write operation cannot be performed on the external memory bus**

**Introduction:**
The External Memory Controller supports asynchronous static memory device support including RAM, ROM, and flash, with or without asynchronous page mode.

**Problem:**
Write operation is not operational.

**Work-around:**
Using all the EMC pins as GPIO pins, the write operation can be simulated in software.

3.14 **Core.1: Incorrect update of the Abort Link register in Thumb state**

**Introduction:**
If the processor is in Thumb state and executing the code sequence STR, STMIA or PUSH followed by a PC relative load, and the STR, STMIA or PUSH is aborted, the PC is saved to the abort link register.

**Problem:**
In this situation the PC is saved to the abort link register in word resolution, instead of half-word resolution.

**Conditions:**
The processor must be in Thumb state, and the following sequence must occur:

<any instruction>

<STR, STMIA, PUSH> <---- data abort on this instruction

LDR rm, [pc,#offset]
In this case the PC is saved to the link register R14_abt in only word resolution, not half-word resolution. The effect is that the link register holds an address that could be #2 less than it should be, so any abort handler could return to one instruction earlier than intended.

**Work-around:**
In a system that does not use Thumb state, there will be no problem.

In a system that uses Thumb state but does not use data aborts, or does not try to use data aborts in a recoverable manner, there will be no problem.

Otherwise the workaround is to ensure that a STR, STMIA or PUSH cannot precede a PC-relative load. One method for this is to add a NOP before any PC-relative load instruction. However this is would have to be done manually.

### 3.15 Flash.1: Operating speed out of on-chip flash is restricted

**Introduction:**
The operating speed of this device out of internal flash/SRAM is specified at 72 MHz.

**Problem:**
Code execution from internal flash is restricted depending upon the device revision:

1. Rev ‘A’ devices: Code execution from internal flash is restricted to a maximum of 60 MHz.

   For example, use a PLL output frequency of $F_{CCO} = 360$ MHz and divide it by 6 ($CCLKSEL = 5$) to generate 60 MHz CPU clock (Do not use even values for CCLKSEL).

2. Rev ‘-’ devices: Code execution from internal flash is restricted to a maximum of 60 MHz also.

   However, this device revision has one more restriction in terms of the PLL output frequency ($F_{CCO}$ - Please refer to PLL.1 above). $F_{CCO}$ is limited to 290 MHz.

   Considering the same example in PLL.1 (Input crystal-12 MHz, N = 1, M = 12):
   $F_{CCO} = 288$ MHz

   The CPU Clock Configuration register (located at 0xE01F C104) can then be used to divide this frequency by 6 ($CCLKSEL = 5$) to achieve 48 MHz. Since this register only accepts odd values for CCLKSEL, a division by 5 ($CCLKSEL = 4$) is not a valid option.

   In both the above revisions, code can still execute out of SRAM at up to 72 MHz.

**Work-around:**
None.
### 3.16 MAM.1: Under certain conditions in MAM Mode 2 code execution out of internal flash can fail

**Introduction:**

The MAM block maximizes the performance of the ARM processor when it is running code in flash memory. It includes three 128-bit buffers called the Prefetch Buffer, the Branch Trail Buffer and the data buffer. It can operate in 3 modes; Mode 0 (MAM off), Mode 1 (MAM partially enabled) and Mode 2 (MAM fully enabled).

**Problem:**

Under certain conditions when the MAM is fully enabled (Mode 2) code execution from internal flash can fail. The conditions under which the problem can occur is dependent on the code itself along with its positioning within the flash memory.

**Work-around:**

If the above problem is encountered then Mode 2 should not be used. Instead, partially enable the MAM using Mode 1.

### 3.17 CAN.1: Data Overrun condition can lock the CAN controller

**Introduction:**

Each CAN controller provides a double Receive Buffer (RBX) per CAN channel to store incoming messages until they are processed by the CPU. Software task should read and save received data as soon as a message reception is signaled.

In cases where both receive buffers are filled and the contents are not read before the third message comes in, a CAN Data Overrun situation is signaled. This condition is signaled via the Status register and the Data Overrun Interrupt (if enabled).

**Problem:**

In a Data Overrun condition, the CAN controller is locked from further message reception.

**Work-around:**

1. Recovering from this situation is only possible with a soft reset to the CAN controller.
2. If software cannot read all messages in time before a third message comes in, it is recommend to change the acceptance filtering by adding further acceptance filter group(s) for messages, which are normally rejected. With this approach, the third incoming message is accepted and the Data Overrun condition is avoided. These additional messages are received with the corresponding group index number can be easily identified and rejected by software.
3.18 Deep power-down.1: Deep power-down mode is not functional

Introduction:
Deep power-down mode is like Power-down mode, but the on-chip regulator that supplies power to internal logic is also shut off. This produces the lowest possible power consumption without actually removing power from the entire chip.

Problem:
The power consumption in Deep power-down mode does not meet the specifications.

Work-around:
None.

3.19 VBAT.1: Increased power consumption on VBAT when VBAT is powered before the 3.3 V supply used by rest of the device

Introduction:
The device has a VBAT pin which provides power only to the RTC and Battery RAM. VBAT can be connected to a battery or the same 3.3 V supply used by rest of the device (VDD(3V3) pin, VDD(DCDC)(3V3) pin).

Problem:
If VBAT is powered before the 3.3 V supply, VBAT is unable to source the start-up current required for the Battery RAM. Therefore, power consumption on the VBAT pin will be high and will remain high until 3.3 V supply is powered up. Once 3.3 V supply is powered up, power consumption on the VBAT pin will reduce to normal and subsequent power cycle on the 3.3 V supply will not cause an increased power consumption on the VBAT pin.

Work-around:
Provide 3.3 V supply used by rest of the device first and then provide VBAT voltage.

3.20 VBAT.2: The VBAT pin cannot be left floating

Introduction:
The device has a VBAT pin which provides power only to the Real Time Clock (RTC) and Battery RAM. VBAT can be connected to a battery or the same supply used by rest of the device (VDD(3V3) pin, VDD(DCDC)(3V3) pin). The input voltage range on the VBAT pin is 2.0 V minimum to 3.6 V maximum for temperature −40 °C to +85 °C. Normally, if the RTC and the Battery RAM are not used, the VBAT pin can be left floating.

Problem:
If the VBAT pin is left floating, the internal reset signal within the RTC domain may get corrupted and as a result, prevents the device from starting-up.

Work-around:
The VBAT should be connected to a battery or the same supply used by rest of the device (VDD(3V3) pin, VDD(DCDC)(3V3) pin).
4. AC/DC deviations detail

4.1 ESD.1: The LPC2378 does not meet the 2 kV ESD requirements on the RTCX1 pin

Introduction:
The LPC2378 is rated for 2 kV ESD. The RTCX1 pin is the input pin for the RTC oscillator circuit.

Problem:
The LPC2378 does not meet the required 2 kV ESD specified.

Work-around:
Observe proper ESD handling precautions for the RTCX1 pin.

5. Errata notes detail

5.1 Note.1
On each of the following port pins P0.23, P0.24, P0.25, P0.26, P1.30, P1.31, P0.12, and P0.13 (when configured as general purpose input pin(s)), leakage current increases when the input voltage is \( V_i \geq V_{DD} \) I/O + 0.5 V. Care must be taken to limit the current to less than 4 mA by using a series limiting resistor.
6. Legal information

6.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

6.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer’s third party customer(s) (hereinafter both referred to as “Application”). It is customer’s sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

6.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.
7. Contents

<table>
<thead>
<tr>
<th></th>
<th>Product identification</th>
<th>3</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>Errata overview</td>
<td>3</td>
</tr>
<tr>
<td>3</td>
<td>Functional problems detail</td>
<td>5</td>
</tr>
<tr>
<td>3.1</td>
<td>Ethernet.1: Setting up the Ethernet interface in RMII mode</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>6</td>
</tr>
<tr>
<td>3.2</td>
<td>ADC.1: ADDRx read conflicts with hardware setting of the DONE bit</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>5</td>
</tr>
<tr>
<td>3.3</td>
<td>Ethernet.1: Ethernet TxConsumeIndex register does not update correctly after the first frame is sent.</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>5</td>
</tr>
<tr>
<td>3.4</td>
<td>Ethernet.2: Ethernet SRAM disabled</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>7</td>
</tr>
<tr>
<td>3.5</td>
<td>Ethernet.3: Receive Status registers will not function correctly if RxDescriptor number is greater than 4</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>7</td>
</tr>
<tr>
<td>3.6</td>
<td>I2S.1: I2S DMA interface is non-operational</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>7</td>
</tr>
<tr>
<td>3.7</td>
<td>PLL.1: PLL output (F_CCO) is limited to 290 MHz</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>8</td>
</tr>
<tr>
<td>3.8</td>
<td>SRAM.1: 16 kB SRAM cannot be used for code execution</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>8</td>
</tr>
<tr>
<td>3.9</td>
<td>USB.1: USB_NEED_CLK is always asserted</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>Problem:</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>Work-around:</td>
<td>9</td>
</tr>
<tr>
<td>3.10</td>
<td>USB.2: U1CONNECT signal is not functional</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td>Introduction:</td>
<td>9</td>
</tr>
<tr>
<td>3.11</td>
<td>Ethernet.2: Ether net SRAM disabled</td>
<td>7</td>
</tr>
<tr>
<td>3.12</td>
<td>WDT.1: Accessing non-Watchdog APB registers in the middle of the feed sequence causes a reset</td>
<td>10</td>
</tr>
<tr>
<td>3.13</td>
<td>EMC.1: Write operation cannot be performed on the external memory bus</td>
<td>10</td>
</tr>
<tr>
<td>3.14</td>
<td>Core.1: Incorrect update of the Abort Link register in Thumb state</td>
<td>10</td>
</tr>
<tr>
<td>3.15</td>
<td>Flash.1: Operating speed out of on-chip flash is restricted</td>
<td>11</td>
</tr>
<tr>
<td>3.16</td>
<td>MAM.1: Under certain conditions in MAM Mode 2 code execution out of internal flash can fail</td>
<td>12</td>
</tr>
<tr>
<td>3.17</td>
<td>CAN.1: Data Overrun condition can lock the CAN controller</td>
<td>12</td>
</tr>
<tr>
<td>3.18</td>
<td>Deep power-down.1: Deep power-down mode is not functional</td>
<td>13</td>
</tr>
</tbody>
</table>

continued >>
3.20 VBAT.2: The VBAT pin cannot be left floating. 13
Introduction: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Problem: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Work-around: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13

4 AC/DC deviations detail . . . . . . . . . . . . . . . . . . . . 14
4.1 ESD.1: The LPC2378 does not meet the 2 kV
ESD requirements on the RTCX1 pin. . . . . . 14
Introduction: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Problem: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Work-around: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14

5 Errata notes detail . . . . . . . . . . . . . . . . . . . . . . . . 14
5.1 Note.1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14

6 Legal information. . . . . . . . . . . . . . . . . . . . . . . . . 15
6.1 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6.2 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6.3 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15

7 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16